## **Project Description**

My implementation was generally the same as the described implementation, with a few changes made to the structure in order to improve performance in python. For a more detailed treatment, please see the README.txt file included in the project submission.

#### Correctness

To check correctness, I first did as 2.1 described, and ran my emulator with a variety of inputs. I got the correct answers to the matrix multiply and to the daxpy.

They are, respectively:

| 30  | 36  | 42  |
|-----|-----|-----|
| 84  | 108 | 132 |
| 138 | 180 | 222 |

and

| 0  | 7  | 14 |
|----|----|----|
| 21 | 28 | 35 |
| 42 | 49 | 56 |

To further check my emulator for correctness, I used numpy to compute the correct answer every time I ran my code. I then did an element-wise check to ascertain whether the two results were equal, and reported if my manually computed answer matched the actual result generated in numpy. Over the course of all the tests I ran, I ensured that my implementation worked. I also randomly generated my X and Y, using integer values to prevent any precision issues. So I am very confident that my implementation works in the sense that the algorithms are right and the right numbers are input and output (even if it is certainly possible my cache

does not work quite properly). For all the data below, the results are compared with the numpy output and they were all correct numerically.

### **Associativity**

Below is the evidence table I generated. There is a pretty clear relation when it comes to cache associativity. Increasing the cache associativity decreases the miss rate overall. This is because each set has more blocks, so there is a reduced chance of a conflict since there will generally be fewer conflict misses. However, there is a tradeoff in terms of time, because it takes time to linearly search a cache.

Because of this, it makes sense to use a cache with some associativity. However, as the associativity continues to increase, diminishing marginal returns on the miss rate decrease and increases searching costs would become an issue. In my data specifically, I got good results around where Intel decided to draw the line for matrix multiplication.

In my data, you can also see a clear relationship between associativity and read miss rate and write miss rate. At low associativity, blocks are evicted more frequently in conflict misses, particularly for writes, which take place sequentially, unlike the A and B accesses. At the size we're dealing with, each write will take place after multiple reads (since a row and a column of data need to be read to produce a write). At least two of these reads will involve blocks that map to the same location we are writing to, since I'm iterating over a whole row and a whole column. So you will never have a C block in memory when you go to write, when the associativity is 1 or 2.

As the associativity continues to increase, there is a huge drop in the number of write misses. This is what I would expect, for the same reason outlined above.

The researchers at Intel have a tradeoff to make between miss rate, which is generally reduced by increased associativity since the number of conflict misses falls, and performance, which is hampered by having to iterate over multiple potential spots searching for a block. While I calculated my data in parallel with the other tables, so this information should be taken with a grain of salt, I saw a large increase in runtime between an associativity of 1 and fully associative. The runtime went from 908 seconds to 12551 seconds. Some of that huge increase is due to context switching because of other tests, but that gives a good idea of the kind of tradeoffs the designers were working with.

Given this, they no doubt ran similar simulations with some kind of cost model relating cache accuracy and runtime, and picked 8-way set associative because it maximized their chosen cost model.

| Cache | Instructio | Read | Read | Read | Write | Write | Write |  |
|-------|------------|------|------|------|-------|-------|-------|--|
|-------|------------|------|------|------|-------|-------|-------|--|

| Associati vity                     | ns            | Hits          | Misses       | Miss %                       | Hits    | Misses  | Miss %                     |
|------------------------------------|---------------|---------------|--------------|------------------------------|---------|---------|----------------------------|
| 1                                  | 4492800<br>00 | 2123649<br>00 | 1227510<br>0 | 0.054643<br>4294871<br>79485 | 0       | 3456000 | 1.0                        |
| 2                                  | 4492800<br>00 | 2065857<br>90 | 1805421<br>0 | 0.080369<br>5245726<br>4958  | 0       | 3456000 | 1.0                        |
| 4                                  | 4492800<br>00 | 2033312<br>10 | 2130879<br>0 | 0.094857<br>5053418<br>8034  | 932400  | 2523600 | 0.730208<br>3333333<br>333 |
| 8                                  | 4492800<br>00 | 1988725<br>35 | 2576746<br>5 | 0.114705<br>5956196<br>5812  | 1831800 | 1624200 | 0.469965<br>2777777<br>778 |
| 16                                 | 4492800<br>00 | 1873774<br>80 | 3726252<br>0 | 0.165876<br>6025641<br>0255  | 2015205 | 1440795 | 0.416896<br>7013888<br>889 |
| 1024<br>(fully<br>associati<br>ve) | 4492800<br>00 | 2099520<br>00 | 1468800<br>0 | 0.065384<br>6153846<br>1539  | 3348000 | 108000  | 0.03125                    |

Table 1: Associativity table

## **Memory Block Size**

At first, increasing block size decreases the miss rate. But that eventually goes away. Eventually, as the block size increases more and more, there are fewer blocks available in the cache. Then cache's miss rate starts to increase again. So the trend is clearly U shaped. This makes sense, given that extremely small blocks lead to a lot of tiny blocks that aren't taking advantage of spatial locality. As you increase the block size, you take more and more advantage of spatial locality. This decreases your miss rate. But eventually you reach diminishing marginal returns and are pretty much saturated in terms of spatial locality you can take advantage of. Then the issue of the increased block size becomes your cache is only storing a few blocks. This makes it hard to take advantage of temporal locality and increases your miss rate. So this tradeoff, between temporal and spatial locality, is captured by the block size. The best performance in terms of miss rate occurs in the middle, between these two extremes.

Also just to notes: The perfect write miss percentage is to be expected in the operation I'm doing, since my only writes are when I update the value of C[i][j] = A dot B transpose. Since A dot B transpose involves a full row and column of operations and the default associativity is just two, the block storing C[i][j] is never in the cache after the dot product for row i and column j is finished computing.

| Block<br>Size<br>(bytes) | Instructio<br>ns | Read<br>Hits  | Read<br>Misses | Read<br>Miss %              | Write<br>Hits | Write<br>Misses | Write<br>Miss % |
|--------------------------|------------------|---------------|----------------|-----------------------------|---------------|-----------------|-----------------|
| 8                        | 4492800<br>00    | 1872620<br>10 | 3737799<br>0   | 0.166390<br>625             | 0             | 3456000         | 1.0             |
| 16                       | 4492800<br>00    | 1976993<br>70 | 2694063<br>0   | 0.119928<br>0181623<br>9317 | 0             | 3456000         | 1.0             |
| 32                       | 4492800<br>00    | 2032204<br>50 | 2141955<br>0   | 0.095350<br>5608974<br>359  | 0             | 3456000         | 1.0             |
| 64                       | 4492800<br>00    | 2065857<br>90 | 1805421<br>0   | 0.080369<br>5245726<br>4958 | 0             | 3456000         | 1.0             |
| 128                      | 4492800<br>00    | 2094780<br>60 | 1516194<br>0   | 0.067494<br>3910256<br>4103 | 0             | 3456000         | 1.0             |
| 256                      | 4492800<br>00    | 2105792<br>70 | 1406073<br>0   | 0.062592<br>2809829<br>0598 | 0             | 3456000         | 1.0             |
| 512                      | 4492800<br>00    | 1137780<br>60 | 1108619<br>40  | 0.493509<br>3482905<br>983  | 0             | 3456000         | 1.0             |
| 1024                     | 4492800<br>00    | 1136199<br>60 | 1110200<br>40  | 0.494213<br>1410256<br>41   | 0             | 3456000         | 1.0             |

Table 2: Memory block size table

#### **Total Cache Size**

Increasing the cache size also reduces the number of misses for the cache, particularly once the cache becomes large enough to hold the entire matrices in cache memory. This

makes sense, since having more space to store stuff in the cache means there will be less capacity misses. The obvious tradeoff is cost and the physical engineering of the increased cache memory.

In my data, I do not get anywhere near a 0.005 (0.5%) threshold the Skylake with the other cache settings on default. I instead get a 0.5 threshold.

In order to achieve the desired accuracy, I will clearly need to adjust the other cache settings discussed so far (block size and associativity). I guessed, based on prior results, I would need to increase the associativity. So I ran a series of tests to determine how much of an increase would be needed. I found that a fully associative cache does get down to the desired threshold. So I would propose implementing a fully associative cache, or at least a highly associative cache, to meet this target. I also got good results with a block size of 32 instead of 64 and a associativity of 64.

Both datapoints point to the fact that removing conflict misses seems to be the answer to decreasing the hit rate. Of course, there is a corresponding performance dropoff in terms of runtime. But the overall solution to that is probably two level caching, one that emphasizes speed (the cache closer to the processor) and one that emphasizes low miss rate (further from processor).

| Cache<br>Size<br>(Bytes) | Instructio<br>ns | Read<br>Hits  | Read<br>Misses | Read<br>Miss %                | Write<br>Hits | Write<br>Misses | Write<br>Miss %             |
|--------------------------|------------------|---------------|----------------|-------------------------------|---------------|-----------------|-----------------------------|
| 4096                     | 4492800<br>00    | 1095120<br>00 | 1151280<br>00  | 0.5125                        | 0             | 3456000         | 1.0                         |
| 8192                     | 4492800<br>00    | 1095120<br>00 | 1151280<br>00  | 0.5125                        | 0             | 3456000         | 1.0                         |
| 16384                    | 4492800<br>00    | 1095120<br>00 | 1151280<br>00  | 0.5125                        | 0             | 3456000         | 1.0                         |
| 32768                    | 4492800<br>00    | 1096884<br>00 | 1149516<br>00  | 0.511714<br>7435897<br>436    | 0             | 3456000         | 1.0                         |
| 65536                    | 4492800<br>00    | 2065857<br>90 | 1805421<br>0   | 0.080369<br>5245726<br>4958   | 0             | 3456000         | 1.0                         |
| 131072                   | 4492800<br>00    | 2229072<br>45 | 1732755        | 0.007713<br>4748931<br>623935 | 3225600       | 230400          | 0.066666<br>6666666<br>6667 |

| 262144 | 4492800<br>00 | 2233212<br>04 | 1318796 | 0.005870<br>7086894<br>586894 | 3341312 | 114688 | 0.033185<br>1851851<br>85186 |
|--------|---------------|---------------|---------|-------------------------------|---------|--------|------------------------------|
| 524288 | 4492800<br>00 | 2236988<br>40 | 941160  | 0.004189<br>6367521<br>36752  | 3456000 | 0      | 0.0                          |

Table 3: Total cache size table

#### **Problem Size and Cache Thrashing**

Tables are after my answers.

- 1. It is clear in my data that, for the regular mxm algorithm without blocking, changes to the problem size do have a large effect on the results of the problem. For 480 and 488, I saw a huge performance improvement associated with the switch to the blocked algorithm. However, the magnitude of the improvement was not precisely the same. And for 512, there was virtually no performance gain for the 2 and 8 set associative blocked algorithm. There was a large performance gain for the fully associative cache, when switching to fully blocked. The reason for this variety of results (particularly in the 512 2 and 8 set associative caches) is the effect of set size and cache mapping. There are 128 blocks for all of the caches. With a 2 way set associative cache, we have 64 different sets, each with two blocks and with an 8 way set associative cache, we have 16 different sets with 8 blocks. The algorithm guarantees efficient block usage, but if the numbers work out badly, each block could be mapped into the same few locations in the cache. In other words, efficiently using each block is only part of the problem. Another part is making sure that you are using the entire cache efficiently, instead of constantly replacing blocks in the same few spots in memory. The fully associative cache performance for 512 x 512 is proof that this is extremely important.
- 2. In my data, the blocked matrix multiply algorithm does not outperform the regular algorithm in table 4. There is a slight reduction in the miss rate, from .5 to .49. I would say that this is quite unsuccessful, given how much less straightforward the algorithm is. This poor performance on 2 set associative caches is clearly occurring because of conflict misses, since increasing to full associativity gets great performance. I discussed why I think this is happening above, but just to reiterate, the issue is that in the blocking algorithm, I am not taking advantage of the full cache, and instead have different blocks that map to the same set evicting each other. Switching to fully associative prevents this mapping issue from causing performance.
- 3. As I discussed above, I do see a good increase in performance in terms of cache hit rate for fully associative caches. This is because increased cache associativity reduces conflict misses, which can cause a lot of performance issues. However, the main reason that hardware designers don't just increase associativity to increase cache performance

is that hit rate is only one aspect of cache performance. The other is runtime. Fully associative caches are significantly slower since blocks must be searched for iteratively. This would result in O(n) searching for each block, every time a memory access is made. A direct mapped cache, in contrast, is O(1). This has a pretty big performance hit in terms of runtime, again as explored above, particularly given this search must happen every memory access. The end result is that a fully associative cache is faster because it misses less but also slower because it takes longer to hit. Hardware designers have to decide between accuracy and search time.

4. The first suggested optimization I have is to implement a blocked matrix multiply algorithm. The data is clear that this will produce even at worst the same result as the regular algorithm, and could produce a significantly better result even without any further experimentation or effort. The second suggestion I have is to then adjust the blocked matrix multiply algorithm so that you minimize the number of conflict misses. This could be done either by writing out what the cache will do with a given blocking factor, then solving for a good blocking factor, or by some kind of hyperparameter optimization combined with a timer. I would personally err towards the second, it will give you real feedback and ensure you didn't miss anything. For example, while I get poor performance with the blocked matrix multiply on 512 by 512 with a block size of 32, I get significantly improved performance over regular matrix multiply with an arbitrarily chosen block size of seven. So, if performance is a big concern for this software, repeated testing while varying the blocking factor is the second recommendation I'd make to improve performance.

| Matrix<br>Dimen<br>sion | MxM<br>Metho<br>d | Blocki<br>ng<br>Factor | Instruc<br>tions | Read<br>Hits  | Read<br>Misses | Read<br>Miss<br>%                | Write<br>Hits | Write<br>Misses | Write<br>Miss<br>%                |
|-------------------------|-------------------|------------------------|------------------|---------------|----------------|----------------------------------|---------------|-----------------|-----------------------------------|
| 480                     | Regula<br>r       | -                      | 44259<br>8400    | 10673<br>7210 | 11444<br>6790  | 0.5174<br>27978<br>51562<br>5    | 0             | 23040<br>0      | 1.0                               |
| 480                     | Blocke<br>d       | 32                     | 44928<br>0000    | 20658<br>5790 | 18054<br>210   | 0.0803<br>69524<br>57264<br>958  | 0             | 34560<br>00     | 1.0                               |
| 488                     | Regula<br>r       | -                      | 46509<br>5232    | 10168<br>7488 | 13074<br>1056  | 0.5625                           | 0             | 23814<br>4      | 1.0                               |
| 488                     | Blocke<br>d       | 8                      | 49391<br>0656    | 24321<br>1586 | 37437<br>42    | 0.0151<br>59591<br>94045<br>0056 | 14498<br>624  | 28160           | 0.0019<br>38488<br>24350<br>93686 |

| 512 | Regula<br>r | -  | 53713<br>3056 | 13389<br>1072 | 13454<br>4384 | 0.5012<br>16888<br>42773<br>44 | 0 | 26214<br>4  | 1.0 |
|-----|-------------|----|---------------|---------------|---------------|--------------------------------|---|-------------|-----|
| 512 | Blocke<br>d | 32 | 54525<br>9520 | 13708<br>4928 | 13554<br>4832 | 0.4971<br>75480<br>76923<br>08 | 0 | 41943<br>04 | 1.0 |

Table 4: Matrix multiply problem size table - Associativity = 2

| Matrix<br>Dimen<br>sion | MxM<br>Metho<br>d | Blocki<br>ng<br>Factor | Instruc<br>tions | Read<br>Hits  | Read<br>Misses | Read<br>Miss<br>%               | Write<br>Hits | Write<br>Misses | Write<br>Miss<br>%             |
|-------------------------|-------------------|------------------------|------------------|---------------|----------------|---------------------------------|---------------|-----------------|--------------------------------|
| 480                     | Regula<br>r       | -                      | 44259<br>8400    | 10673<br>5800 | 11444<br>8200  | 0.5174<br>34353<br>29861<br>11  | 0             | 23040<br>0      | 1.0                            |
| 480                     | Blocke<br>d       | 32                     | 44928<br>0000    | 19887<br>2535 | 25767<br>465   | 0.1147<br>05595<br>61965<br>812 | 18318<br>00   | 16242<br>00     | 0.4699<br>65277<br>77777<br>78 |
| 488                     | Regula<br>r       | -                      | 46509<br>5232    | 10168<br>7488 | 13074<br>1056  | 0.5625                          | 0             | 23814<br>4      | 1.0                            |
| 488                     | Blocke<br>d       | 8                      | 49391<br>0656    | 24329<br>3864 | 36614<br>64    | 0.0148<br>26422<br>37222<br>758 | 14526<br>784  | 0               | 0.0                            |
| 512                     | Regula<br>r       | -                      | 53713<br>3056    | 13301<br>2480 | 13542<br>2976  | 0.5044<br>89898<br>68164<br>06  | 0             | 26214<br>4      | 1.0                            |
| 512                     | Blocke<br>d       | 32                     | 54525<br>9520    | 13624<br>9344 | 13638<br>0416  | 0.5002<br>40384<br>61538<br>47  | 0             | 41943<br>04     | 1.0                            |

Table 5: Matrix multiply problem size table - Associativity = 8

| Matrix<br>Dimen<br>sion | MxM<br>Metho<br>d | Blocki<br>ng<br>Factor | Instruc       | Read<br>Hits  | Read<br>Misses | Read<br>Miss<br>%                | Write<br>Hits | Write<br>Misses | Write<br>Miss<br>% |
|-------------------------|-------------------|------------------------|---------------|---------------|----------------|----------------------------------|---------------|-----------------|--------------------|
| 480                     | Regula<br>r       | -                      | 44259<br>8400 | 96768<br>000  | 12441<br>6000  | 0.5625                           | 0             | 23040<br>0      | 1.0                |
| 480                     | Blocke<br>d       | 32                     | 44928<br>0000 | 20995<br>2000 | 14688<br>000   | 0.0653<br>84615<br>38461<br>539  | 33480<br>00   | 10800<br>0      | 0.0312             |
| 488                     | Regula<br>r       | -                      | 46509<br>5232 | 10168<br>7488 | 13074<br>1056  | 0.5625                           | 0             | 23814<br>4      | 1.0                |
| 488                     | Blocke<br>d       | 8                      | 49391<br>0656 | 24311<br>1535 | 38437<br>93    | 0.0155<br>64729<br>99035<br>6798 | 14526<br>784  | 0               | 0.0                |
| 512                     | Regula<br>r       | -                      | 53713<br>3056 | 11744<br>0512 | 15099<br>4944  | 0.5625                           | 0             | 26214<br>4      | 1.0                |
| 512                     | Blocke<br>d       | 32                     | 54525<br>9520 | 25480<br>3968 | 17825<br>792   | 0.0653<br>84615<br>38461<br>539  | 40632<br>32   | 13107<br>2      | 0.0312<br>5        |

Table 6: Matrix multiply problem size table - Fully associative

# **Replacement Policy**

I got roughly similar performance for all three of my replacement policies. The random replacement policy had a lower read miss rate and a higher write miss rate. The FIFO and LRU algorithms had roughly similar performance, in my data at least.

I would say I got the best results for Random. Given that Random had pretty similar performance and almost no implementation or performance cost (no queue to maintain), I would recommend using random when running this particular instance.

| Random | 4492800<br>00 | 2097887<br>31 | 1485126<br>9 | 0.066111<br>4182692<br>3077 | 1112293 | 2343707 | 0.678155<br>9606481<br>481 |
|--------|---------------|---------------|--------------|-----------------------------|---------|---------|----------------------------|
| FIFO   | 4492800<br>00 | 2064098<br>10 | 1823019<br>0 | 0.081152<br>9113247<br>8633 | 0       | 3456000 | 1.0                        |
| LRU    | 4492800<br>00 | 2065857<br>90 | 1805421<br>0 | 0.080369<br>5245726<br>4958 | 0       | 3456000 | 1.0                        |